From: Stefano Stabellini Date: Fri, 3 Mar 2017 01:15:26 +0000 (-0800) Subject: xen/arm: fix affected memory range by dcache clean functions X-Git-Url: http://xenbits.xensource.com/gitweb?a=commitdiff_plain;h=2e68fda962226d4de916d5ceab9d9d6037d94d45;p=people%2Fiwj%2Fxen.git xen/arm: fix affected memory range by dcache clean functions clean_dcache_va_range and clean_and_invalidate_dcache_va_range don't calculate the range correctly when "end" is not cacheline aligned. As a result, the last cacheline is not skipped. Fix the issue by aligning the start address to the cacheline size. In addition, make the code simpler and faster in invalidate_dcache_va_range, by removing the module operation and using bitmasks instead. Also remove the size adjustments in invalidate_dcache_va_range, because the size variable is not used later on. Signed-off-by: Stefano Stabellini Reviewed-by: Edgar E. Iglesias Reviewed-by: Julien Grall Tested-by: Edgar E. Iglesias --- diff --git a/xen/include/asm-arm/page.h b/xen/include/asm-arm/page.h index c492d6df50..a0f9344b97 100644 --- a/xen/include/asm-arm/page.h +++ b/xen/include/asm-arm/page.h @@ -292,24 +292,20 @@ extern size_t cacheline_bytes; static inline int invalidate_dcache_va_range(const void *p, unsigned long size) { - size_t off; const void *end = p + size; + size_t cacheline_mask = cacheline_bytes - 1; dsb(sy); /* So the CPU issues all writes to the range */ - off = (unsigned long)p % cacheline_bytes; - if ( off ) + if ( (uintptr_t)p & cacheline_mask ) { - p -= off; + p = (void *)((uintptr_t)p & ~cacheline_mask); asm volatile (__clean_and_invalidate_dcache_one(0) : : "r" (p)); p += cacheline_bytes; - size -= cacheline_bytes - off; } - off = (unsigned long)end % cacheline_bytes; - if ( off ) + if ( (uintptr_t)end & cacheline_mask ) { - end -= off; - size -= off; + end = (void *)((uintptr_t)end & ~cacheline_mask); asm volatile (__clean_and_invalidate_dcache_one(0) : : "r" (end)); } @@ -323,9 +319,10 @@ static inline int invalidate_dcache_va_range(const void *p, unsigned long size) static inline int clean_dcache_va_range(const void *p, unsigned long size) { - const void *end; + const void *end = p + size; dsb(sy); /* So the CPU issues all writes to the range */ - for ( end = p + size; p < end; p += cacheline_bytes ) + p = (void *)((uintptr_t)p & ~(cacheline_bytes - 1)); + for ( ; p < end; p += cacheline_bytes ) asm volatile (__clean_dcache_one(0) : : "r" (p)); dsb(sy); /* So we know the flushes happen before continuing */ /* ARM callers assume that dcache_* functions cannot fail. */ @@ -335,9 +332,10 @@ static inline int clean_dcache_va_range(const void *p, unsigned long size) static inline int clean_and_invalidate_dcache_va_range (const void *p, unsigned long size) { - const void *end; + const void *end = p + size; dsb(sy); /* So the CPU issues all writes to the range */ - for ( end = p + size; p < end; p += cacheline_bytes ) + p = (void *)((uintptr_t)p & ~(cacheline_bytes - 1)); + for ( ; p < end; p += cacheline_bytes ) asm volatile (__clean_and_invalidate_dcache_one(0) : : "r" (p)); dsb(sy); /* So we know the flushes happen before continuing */ /* ARM callers assume that dcache_* functions cannot fail. */