]> xenbits.xensource.com Git - qemu-xen.git/commitdiff
hw/misc, hw/ssi: Fix some URLs for AMD / Xilinx models
authorFrederic Konrad <fkonrad@amd.com>
Fri, 24 Nov 2023 14:35:04 +0000 (14:35 +0000)
committerPeter Maydell <peter.maydell@linaro.org>
Mon, 27 Nov 2023 15:38:43 +0000 (15:38 +0000)
It seems that the url changed a bit, and it triggers an error.  Fix the URLs so
the documentation can be reached again.

Signed-off-by: Frederic Konrad <fkonrad@amd.com>
Reviewed-by: Francisco Iglesias <francisco.iglesias@amd.com>
Message-id: 20231124143505.1493184-3-fkonrad@amd.com
Signed-off-by: Peter Maydell <peter.maydell@linaro.org>
hw/dma/xlnx_csu_dma.c
include/hw/misc/xlnx-versal-cframe-reg.h
include/hw/misc/xlnx-versal-cfu.h
include/hw/misc/xlnx-versal-pmc-iou-slcr.h
include/hw/ssi/xlnx-versal-ospi.h

index e89089821a36e3d681a99a760373a43b1f0429fd..531013f35aae0f3420d050ea1658e40fc79e6eaf 100644 (file)
@@ -33,7 +33,7 @@
 
 /*
  * Ref: UG1087 (v1.7) February 8, 2019
- * https://www.xilinx.com/html_docs/registers/ug1087/ug1087-zynq-ultrascale-registers.html
+ * https://www.xilinx.com/html_docs/registers/ug1087/ug1087-zynq-ultrascale-registers
  * CSUDMA Module section
  */
 REG32(ADDR, 0x0)
index a14fbd7fe45f93cc5b2c7a1ddde4cc7c1512fc91..0091505246f8fadb3aabec3bd918e0e45609e06b 100644 (file)
@@ -12,7 +12,7 @@
  *     https://www.xilinx.com/support/documentation/architecture-manuals/am011-versal-acap-trm.pdf
  *
  * [2] Versal ACAP Register Reference,
- *     https://www.xilinx.com/htmldocs/registers/am012/am012-versal-register-reference.html
+ *     https://docs.xilinx.com/r/en-US/am012-versal-register-reference/CFRAME_REG-Module
  */
 #ifndef HW_MISC_XLNX_VERSAL_CFRAME_REG_H
 #define HW_MISC_XLNX_VERSAL_CFRAME_REG_H
index 86fb8410538ee21125d07409b4175fd49a34d077..be62bab8c8c2cee2e39de8db2e5881c99d6bab8a 100644 (file)
@@ -12,7 +12,7 @@
  *     https://www.xilinx.com/support/documentation/architecture-manuals/am011-versal-acap-trm.pdf
  *
  * [2] Versal ACAP Register Reference,
- *     https://www.xilinx.com/htmldocs/registers/am012/am012-versal-register-reference.html
+ *     https://docs.xilinx.com/r/en-US/am012-versal-register-reference/CFU_CSR-Module
  */
 #ifndef HW_MISC_XLNX_VERSAL_CFU_APB_H
 #define HW_MISC_XLNX_VERSAL_CFU_APB_H
index f7d24c93c412303958a0a438eb6590967a75f15d..0c4a4fd66d9dfd7138b66ce0b04e2f044993ffbb 100644 (file)
@@ -34,7 +34,7 @@
  *     https://www.xilinx.com/support/documentation/architecture-manuals/am011-versal-acap-trm.pdf
  *
  * [2] Versal ACAP Register Reference,
- *     https://www.xilinx.com/html_docs/registers/am012/am012-versal-register-reference.html#mod___pmc_iop_slcr.html
+ *     https://docs.xilinx.com/r/en-US/am012-versal-register-reference/PMC_IOP_SLCR-Module
  *
  * QEMU interface:
  * + sysbus MMIO region 0: MemoryRegion for the device's registers
index 5d131d351d2f863c2a34065707308a29fbbab466..4ac975aa2fdb876fad411ba1e01601ebf07db669 100644 (file)
@@ -34,7 +34,7 @@
  *     https://www.xilinx.com/support/documentation/architecture-manuals/am011-versal-acap-trm.pdf
  *
  * [2] Versal ACAP Register Reference,
- *     https://www.xilinx.com/html_docs/registers/am012/am012-versal-register-reference.html#mod___ospi.html
+ *     https://docs.xilinx.com/r/en-US/am012-versal-register-reference/OSPI-Module
  *
  *
  * QEMU interface: